A high-speed parallel architecture for ripple carry adder with fault detection and localization

Muhammad Ali Akbar*, Bo Wang, Amine Bermak

*Corresponding author for this work

Research output: Contribution to journalArticlepeer-review

4 Citations (Scopus)

Abstract

Ripple-carry adder (RCA) is among the most common type of adder. However, it is not preferred in many applications because of its high latency. In this paper, two architectures of high-speed parallel RCA (PRCA) along with fault detection and localization are proposed, with reduced overhead as compared with carry look-ahead adder (CLA). In the proposed approach, RCA is divided into blocks, where the initial carry input for each block will be generated by a carry look-ahead logic unit. The delay is reduced by 43.81% as compared with the conventional 64-bit RCA design. The delay is further reduced by replacing the last blocks with a single RCA-based CSeA design and becomes equal to CLA if the last three blocks are replaced with CSeA. The proposed 64-bit design of PRCA and PRCA-CSeA requires 20.31% and 22.50% area overhead as compared with the conventional RCA design. Whereas, the delay-power-area product of our proposed designs is 24.66%, and 30.94% more efficient than conventional RCA designs. With self-checking, the proposed architecture of PRCA and PRCA-CSeA with multiple-fault detection requires 42.36% and 44.35% area overhead as compared with a 64-bit self-checking RCA design.

Original languageEnglish
Article number1791
JournalElectronics (Switzerland)
Volume10
Issue number15
DOIs
Publication statusPublished - 1 Aug 2021

Keywords

  • Fast adder
  • Hybrid adder
  • Ripple carry adder
  • Self-checking

Fingerprint

Dive into the research topics of 'A high-speed parallel architecture for ripple carry adder with fault detection and localization'. Together they form a unique fingerprint.

Cite this