Abstract
An interface circuit design for an optical sensor based on a two-stage cascaded architecture is presented in this paper. The proposed design is a mixed signal solution that provides few advantages in terms of speed, power consumption, higher resolution with smaller number of storage units, and small area for future on-chip integration. Simulation and experimental results for five bits resolution (32 levels) are presented to validate the design. We are aiming for a single-chip integrated solution; however, for a quick proof of concept, the proposed design has been implemented as a PCB using discrete off-the-shelf components. The biasing current and power consumption from the PCB implementation are 192 mA and 1.3 W, respectively, at a 6.75-V supply voltage.
Original language | English |
---|---|
Article number | 6329923 |
Pages (from-to) | 610-617 |
Number of pages | 8 |
Journal | IEEE Sensors Journal |
Volume | 13 |
Issue number | 2 |
DOIs | |
Publication status | Published - 2013 |
Externally published | Yes |
Keywords
- Interface circuit
- mixed signal
- optical sensor